籌款 9月15日 2024 – 10月1日 2024 關於籌款

Static Timing Analysis for Nanometer Designs: A Practical...

Static Timing Analysis for Nanometer Designs: A Practical Approach

Rakesh Chadha, J. Bhasker (auth.)
你有多喜歡這本書?
文件的質量如何?
下載本書進行質量評估
下載文件的質量如何?

Static Timing Analysis for Nanometer Designs: A Practical Approach is a reference for both beginners as well as professionals working in the area of static timing analysis for semiconductors. This book provides a blend of underlying theoretical background and in-depth coverage of timing verification using static timing analysis. The relevant topics such as cell and interconnect modeling, timing calculation, and crosstalk, which can impact the timing of a nanometer design are covered in detail. Timing checks at various process, environment, and interconnect corners, including on-chip variations, are explained in detail. Verification of hierarchal building blocks, full chip, including timing verification of special IO interfaces are covered in detail. Appendices provide complete coverage of SDC, SDF, and SPEF formats.

This book is written for professionals working in the area of chip design, timing verification of ASICs and also for graduate students specializing in logic and chip design. Professionals who are beginning to use static timing analysis or are already well-versed in static timing analysis will find this book useful.

Static Timing Analysis for Nanometer Designs serves as a reference for a graduate course in chip design and as a text for a course in timing verification for working engineers.

類別:
年:
2009
版本:
1
出版商:
Springer US
語言:
english
頁數:
572
ISBN 10:
0387938192
ISBN 13:
9780387938196
文件:
PDF, 3.35 MB
IPFS:
CID , CID Blake2b
english, 2009
因版權方投訴,本書無法下載

Beware of he who would deny you access to information, for in his heart he dreams himself your master

Pravin Lal

最常見的術語